• 2022-05-31 问题

    下列过程语句always的敏感信号列表语法有问题的是() A: always@(aorb) B: always@(posedgeclk) C: always@* D: always@(posedgeclkorclr)

    下列过程语句always的敏感信号列表语法有问题的是() A: always@(aorb) B: always@(posedgeclk) C: always@* D: always@(posedgeclkorclr)

  • 2022-06-16 问题

    下列敏感信号的表示属于边沿敏感型的是________ A: always@(posedge clk or posedge clr) B: always@(A or B) C: always@(posedge clk or clr) D: always @ (*)

    下列敏感信号的表示属于边沿敏感型的是________ A: always@(posedge clk or posedge clr) B: always@(A or B) C: always@(posedge clk or clr) D: always @ (*)

  • 2022-06-01 问题

    ​下列哪一个表述是正确:‏​‏ A: always@(posedge CLK or RST) B: always@(posedge CLK or negedge RST or A) C: always@(posedge CLK or D or Q) D: always@(posedge CLK or negedge RST)

    ​下列哪一个表述是正确:‏​‏ A: always@(posedge CLK or RST) B: always@(posedge CLK or negedge RST or A) C: always@(posedge CLK or D or Q) D: always@(posedge CLK or negedge RST)

  • 2022-06-01 问题

    下列哪一个表述是正确: A: always@(posedge CLK or RST) B: always@(posedge CLK or negedge RST or A) C: always@(posedge CLK or D or Q) D: always@(posedge CLK or negedge RST)

    下列哪一个表述是正确: A: always@(posedge CLK or RST) B: always@(posedge CLK or negedge RST or A) C: always@(posedge CLK or D or Q) D: always@(posedge CLK or negedge RST)

  • 2022-11-02 问题

    下列Moore型状态机采用Verilog语言主控时序部分正确的是: A: always@(posedge clk or negedge reset) begin if(!reset) current_state<=s0; else current_state<=next_state; end B: always@(posedge clk ) begin if(!reset) current_state<=s0; else current_state<=next_state; end C: always@(posedge clk t) if(reset) current_state<=s0; else current_state<=next_state; D: always@(posedge clk or negedge reset) if(reset) current_state<=s0; else current_state<=next_state;

    下列Moore型状态机采用Verilog语言主控时序部分正确的是: A: always@(posedge clk or negedge reset) begin if(!reset) current_state<=s0; else current_state<=next_state; end B: always@(posedge clk ) begin if(!reset) current_state<=s0; else current_state<=next_state; end C: always@(posedge clk t) if(reset) current_state<=s0; else current_state<=next_state; D: always@(posedge clk or negedge reset) if(reset) current_state<=s0; else current_state<=next_state;

  • 2022-11-02 问题

    下列Moore型状态机采用Verilog语言主控时序部分正确的是: A: always@(posedge clk or negedge reset) begin if(!reset) current_state<=s0; else current_state<=next_state; end B: always@(posedge clk ) begin if(!reset) current_state<=s0; else current_state<=next_state; end C: always@(posedge clk t) if(reset) current_state<=s0; else current_state<=next_state; D: always@(posedge clk or negedge reset) if(reset) current_state<=s0; else current_state<=next_state;

    下列Moore型状态机采用Verilog语言主控时序部分正确的是: A: always@(posedge clk or negedge reset) begin if(!reset) current_state<=s0; else current_state<=next_state; end B: always@(posedge clk ) begin if(!reset) current_state<=s0; else current_state<=next_state; end C: always@(posedge clk t) if(reset) current_state<=s0; else current_state<=next_state; D: always@(posedge clk or negedge reset) if(reset) current_state<=s0; else current_state<=next_state;

  • 2022-06-11 问题

    下列是基于过程块的组合逻辑建模的代码,设计正确的是( ) A: reg y;reg a,b,clear;...always@* if(clear) y=1'b0;always@* y=a & b; B: always@* if (clear) y=1'b0; else y=a&b; C: always@(a) y=a & b; D: reg [1:0] s;...case(s) 2'b00:y=1'b1; 2'b10:y=1'b0; 2'b11:y=1'b1;endcase

    下列是基于过程块的组合逻辑建模的代码,设计正确的是( ) A: reg y;reg a,b,clear;...always@* if(clear) y=1'b0;always@* y=a & b; B: always@* if (clear) y=1'b0; else y=a&b; C: always@(a) y=a & b; D: reg [1:0] s;...case(s) 2'b00:y=1'b1; 2'b10:y=1'b0; 2'b11:y=1'b1;endcase

  • 2022-05-25 问题

    ADC 0809采样结束后需要通过LOCK向锁存器LATCH发出锁存信号,以便将输出口的D&#91;7:0&#93;8位数据锁存起来,下列程序当中能够实现数据锁存功能的是() A: always@(posedge LOCK) if (LOCK) REGL<=D; B: always@(posedge LOCK) if (!LOCK) REGL<=D; C: always@(posedge RST) if (!LOCK) REGL<=D; D: always@(posedge RST or posedge LOCK ) if (!LOCK) REGL<=D;

    ADC 0809采样结束后需要通过LOCK向锁存器LATCH发出锁存信号,以便将输出口的D&#91;7:0&#93;8位数据锁存起来,下列程序当中能够实现数据锁存功能的是() A: always@(posedge LOCK) if (LOCK) REGL<=D; B: always@(posedge LOCK) if (!LOCK) REGL<=D; C: always@(posedge RST) if (!LOCK) REGL<=D; D: always@(posedge RST or posedge LOCK ) if (!LOCK) REGL<=D;

  • 2021-04-14 问题

    执行下列语句后,结果是 always@(posedgeclk) begin b<=a; c<=b; end

    执行下列语句后,结果是 always@(posedgeclk) begin b<=a; c<=b; end

  • 2022-07-25 问题

    以下的描述中,必然是对Mealy型状态机的描述的是? A: always@(*)case(state)S0:beginout=0;if(in)next_state=S1;elsenext_state=S2;end…… B: always@(*)case(state)S0:beginif(in)next_state=S1;elsenext_state=S0;end…… C: always@(*)case(state)S0:beginif(in)beginnext_state=S1;out=1endelsenext_state=S0;end…… D: 以上答案均不正确

    以下的描述中,必然是对Mealy型状态机的描述的是? A: always@(*)case(state)S0:beginout=0;if(in)next_state=S1;elsenext_state=S2;end…… B: always@(*)case(state)S0:beginif(in)next_state=S1;elsenext_state=S0;end…… C: always@(*)case(state)S0:beginif(in)beginnext_state=S1;out=1endelsenext_state=S0;end…… D: 以上答案均不正确

  • 1 2 3 4 5 6 7 8 9 10